# New Simple CMOS Realization of Voltage Differencing Transconductance Amplifier and Its RF Filter Application

Abdullah YEŞİL<sup>1</sup>, Fırat KAÇAR<sup>1</sup>, Hakan KUNTMAN<sup>2</sup>

<sup>1</sup> Dept. of Electrical and Electronics Engineering, University of Istanbul, Istanbul, Turkey <sup>2</sup> Dept. of Electronics and Communication Engineering, Istanbul Technical University, Istanbul, Turkey

yesilabdullah@hotmail.com, fkacar@istanbul.edu.tr, kuntman@itu.edu.tr

Abstract. The voltage differencing transconductance amplifier (VDTA) is a recently introduced active element for analog signal processing. However, the realization of VDTA is not given by any author yet. In this work, a new and simple CMOS realization of VDTA is presented. The proposed block has two voltage inputs and two kinds of current output, so it is functional for voltage- and transconductance-mode operation. Furthermore, VDTA exhibits two different values of transconductance so that there is no need to external resistors for VDTA based applications which seems to be a good advantage for analog circuit designer. A CMOS implementation of VDTA and a voltagemode VDTA based filter are proposed and simulated. An application example of fourth order flat-band band-pass amplifier is given and the performance of the circuit is demonstrated by comparing the theory and simulation.

## Keywords

Voltage differencing transconductance amplifier, voltage mode filter, CMOS integrated circuit.

## 1. Introduction

Active elements are widely used in analog signal progressing, such as filters, oscillators and inductance simulators etc. Many active elements were and are being proposed [1] - [13] because there are important features relative to each other, such as input and/or output terminal can be different/same features, any parameter can be controlled by external voltage or current etc. New designs are provided for researchers with these new proposed active elements. In [14] the present-day active elements are reviewed and several new elements are introduced. However, the realizations of the newly introduced active elements are not given. One of these active elements is VDTA, which can be compared with CDTA, a previously introduced active element [9]. In CDTA, differential input current (I<sub>p</sub>, I<sub>n</sub>) flows over the Z terminal. The voltage drop at the terminal Z is transferred to current at the terminal X

by a transconductance gain. Several CDTA applications are given in the literature [15] - [20].

In VDTA, differential input voltage  $(V_{VP}, V_{VN})$  is transferred to current at the terminal Z by first transconductance gain and the voltage drop at the terminal Z is transferred to current at the terminals X+ and X- (negative of X+) by second transconductance gain. Both transconductance are electronically controllable by external bias currents. Compared to other active blocks [1] - [8], the advantageous feature of VDTA is that this new element exhibits two different values of transconductances so that several applications such as biquad filters, oscillator, inductance and FDNR (frequency dependent negative resistor) simulator can be realized with a single active block employing one or two capacitors. Another important feature, this block can be used easily at transconductance mode applications owing to input terminals is voltage and output terminals is current.

In this paper, a new CMOS implementation of VDTA is given. The performance of the proposed circuit is tested with an application example of voltage-mode filter. By selecting input terminal voltages, this construction can generate the standard filter functions for voltage-mode. The proposed circuit employing minimum number of passive and active components uses no external resistors. Furthermore, no parameter matching condition is required.

## 2. Circuit Description

The circuit symbol of the proposed active element, VDTA, is shown in Fig. 1, where VP and VN are input terminals and Z, X+ and X- are output terminals. All terminals exhibit high impedance values. Using standard notation, the terminals relationship of an ideal VDTA can be characterized by:

$$\begin{bmatrix} I_{Z} \\ I_{X+} \\ I_{X-} \end{bmatrix} = \begin{bmatrix} g_{m1} & -g_{m1} & 0 \\ 0 & 0 & g_{m2} \\ 0 & 0 & -g_{m2} \end{bmatrix} \begin{bmatrix} V_{VP} \\ V_{VN} \\ V_{Z} \end{bmatrix}.$$
 (1)



Fig. 1. The circuit symbol of the VDTA.

Consequently, the above describing-equations, the input stage and output stage can be simply implemented by floating current sources. According to input terminals, an output current at Z terminal is generated. The intermediate voltage of Z terminal is converted to output currents. The new CMOS realization of the VDTA is shown in Fig. 2. The introduced circuit employs two Arbel-Goldminz transconductances [21]. Input and output transconductance parameters of VDTA element in the circuit are determined by the transconductance of outputs transistors. It can be approximated as

$$g_{m1} = (g_3 + g_4)/2$$
, (2a)

$$g_{m2} = (g_5 + g_8)/2$$
 or  $g_{m2} = (g_6 + g_7)/2$  (2b)

where  $g_i$  is the transconductance value of  $i^{\text{th}}$  transistor defined by

$$g_i = \sqrt{I_{Bi} \cdot \mu_i \cdot C_{OX} \left[\frac{W}{L}\right]_i},$$

 $\mu_i$  is (i = n, p) the mobility of the carrier for NMOS (n) and PMOS (p) transistors,  $C_{OX}$  is the gate-oxide capacitance per unit area, W is the effective channel width, L is the effective channel length and  $I_{Bi}$  is bias current of  $i^{\text{th}}$  transistor.



Fig. 2. CMOS implementation of VDTA.

## **3.** Application Examples

The VDTA is very flexible in different mode filter realizations. The advantages obtained are that the values of transconductances are adjusted by bias currents to realize these circuits without any requirement of external resistors. The realization of voltage-mode filter with dual-inputs dual-outputs is shown in Fig. 3. This proposed circuit employing a single VDTA and only two capacitors realizes LP, BP and HP filter. Circuit analysis yields voltage-mode biquad transfer functions shown in (3) - (6).

If 
$$V_I = V_{IN}$$
 and  $V_2 = 0$ , then  
 $BP \rightarrow \frac{V_{OUT1}}{V_{IN}} = \frac{sC_1g_{m1}}{s^2C_1C_{2T} + sC_1g_{m2} + g_{m1}g_{m2}}$ , (3)

$$LP \to \frac{V_{OUT2}}{V_{IN}} = \frac{g_{m1}g_{m2}}{s^2 C_1 C_{2T} + s C_1 g_{m2} + g_{m1} g_{m2}} \,. \tag{4}$$

If 
$$V_2 = V_{IN}$$
 and  $V_1 = 0$ , then

$$HP \to \frac{V_{OUT1}}{V_{IN}} = \frac{s^2 C_1 C_2}{s^2 C_1 C_{2T} + s C_1 g_{m2} + g_{m1} g_{m2}},$$
 (5)

$$BP \to \frac{V_{OUT2}}{V_{IN}} = \frac{sC_2g_{m2}}{s^2C_1C_{2T} + sC_1g_{m2} + g_{m1}g_{m2}} \,. \tag{6}$$

The natural frequency  $\omega_0$  and quality factor Q can be given as follows;

$$\omega_0 = \sqrt{\frac{g_{\rm m1}g_{\rm m2}}{C_1 C_{2T}}}, \qquad (7)$$

$$Q = \sqrt{\frac{C_{2T}g_{m1}}{C_1 g_{m2}}} \,. \tag{8}$$

The passive sensitivities of natural frequency and quality factor for the proposed circuit of Fig. 3 are given as;

$$S_{g_{m1}}^{\omega_0} = S_{g_{m2}}^{\omega_0} = -S_{C_1}^{\omega_0} = -S_{C_{2T}}^{\omega_0} = \frac{1}{2}, \qquad (9)$$

$$S_{g_{m1}}^{Q} = -S_{g_{m2}}^{Q} = S_{C_{2T}}^{Q} = -S_{C_{1}}^{Q} = \frac{1}{2}.$$
 (10)



Fig. 3. Application of proposed VDTA.

The non-ideal effects of the CMOS VDTA include input parasitic capacitances and output parasitic conductances. Parasitic capacitances ( $C_P$ ) appear parallel at *V*P, *V*N and Z terminals, while parasitic conductances ( $G_P$ ) appear parallel at Z, X+ and X- terminals. The parasitic impedances belong to VDTA based filter are indicated in Fig. 4.



Fig. 4. Parasitic impedances of VDTA affecting filter operation.

Considering the above parasitic impedances, the transfer functions analyses lead to the following result:

If  $V_1 = V_{IN}$  and  $V_2 = 0$ , then

$$BP \to \frac{V_{OUT1}}{V_{IN}} = \frac{sg_{m1}(C_1 + C_{P1}) + g_{m1}G_{P1}}{\Delta s}, \qquad (11)$$

$$LP \to \frac{V_{OUT2}}{V_{IN}} = \frac{g_{m1}g_{m2}}{\Delta s} .$$
 (12)

If  $V_2 = V_{IN}$  and  $V_1 = 0$ , then

$$HP \to \frac{V_{OUT1}}{V_{IN}} = \frac{s^2 C_2 (C_1 + C_{P1}) + s C_2 G_{P1}}{\Delta s}, \qquad (13)$$

$$BP \to \frac{V_{OUT2}}{V_{IN}} = \frac{sC_2g_{m2}}{\Delta s} \tag{14}$$

where  $\Delta s$  is the characteristic equation and is given by

$$\Delta s = s^{2} (C_{1} + C_{P1}) (C_{2} + C_{P2}) + s ((C_{2} + C_{P2}) G_{P1} + (C_{1} + C_{P1}) (g_{m2} + G_{P2}))$$
(15)  
+  $g_{m1} g_{m2} + G_{P1} (g_{m2} + G_{P2})$ 

where  $C_{P1} = C_{PVN}$ ,  $C_{P2} = C_{PZ}$ ,  $G_{P1} = G_{PX+}$  and  $G_{P2} = G_{PZ} + G_{PX-}$  are consisted of parasitic impedances. The parameter natural frequency  $\omega_0$  and quality factor Q of the filter with effects of parasitic impedances are calculated as

$$\omega_0 = \sqrt{\frac{g_{m1}g_{m2} + G_{P1}(g_{m2} + G_{P2})}{(C_1 + C_{P1})(C_2 + C_{P2})}},$$
 (16)

$$Q = \frac{\sqrt{(C_1 + C_{\rm P1})(C_2 + C_{\rm P2})}\sqrt{g_{\rm m1}g_{\rm m2} + G_{\rm P1}(g_{\rm m2} + G_{\rm P2})}}{(C_2 + C_{\rm P2})G_{\rm P1} + (C_1 + C_{\rm P1})(g_{\rm m2} + G_{\rm P2})} .$$
(17)

It is observed from equations (16) and (17) that parasitic capacitances and conductances increase effective capacitances and conductances respectively so values of  $\omega_0$  and Q decrease. It should be mentioned that some parameters such as output conductances at Z, X+ and X-terminals of the VDTA can be improved by using improved FCS stage [22] in its CMOS structure instead of simple FCS stage. In this way, output parasitic conductances can be easily ignored.

VDTA is a  $g_m$  based active element. Therefore, temperature dependence of VDTA is related to temperature dependence of  $g_m$ 

$$g_m = \mu_n \frac{W}{L} C_{OX} \left( V_{GS} - V_T \right).$$
(18)

Depending upon the absolute magnitude of  $V_T$ , the approximate absolute change in  $V_T$  is -2.4 mV/°C.

The temperature dependence of mobility is

$$\mu(T) = \mu(T_0) \left(\frac{T}{T_0}\right)^{-1.5}.$$
 (19)

The threshold voltage decreases with the temperature in order 0.24 %, but the mobility decreases with the temperature in order 1.5 %. Obviously, mobility decreasing is dominant on the  $g_m$  and  $g_m$  decreases with the increasing temperature.

#### 4. Simulation Results

We perform the simulations by using LTSPICE program with TSMC CMOS 0.18 µm process parameters. The aspect ratios of the transistors are given in Tab. 1. Supply voltages are taken as  $V_{DD} = -V_{SS} = 0.9$  V and  $I_{B1} = I_{B2} = I_{B3} = I_{B4} = 150 \ \mu A$  biasing currents are used. Simulation results show that this choice yields transconductance values of VDTA as  $g_{m1} = g_{m2} = 636.3 \ \mu A/V$  and the parasitic capacitance at the Z terminal is specified as  $C_p = 0.15 \ pF$ . The DC transfer characteristic of  $I_{X+}$  and  $I_{X-}$  against  $V_Z$  for output stage of proposed VDTA is shown in Fig. 5. The DC transfer characteristic of input stage of VDTA is the same as  $I_{X+}$  of output stage.

| Transistors                                                       | W(µm) | L(µm) |
|-------------------------------------------------------------------|-------|-------|
| M <sub>1</sub> , M <sub>2</sub> , M <sub>5</sub> , M <sub>6</sub> | 3.6   | 0.36  |
| M <sub>3</sub> , M <sub>4</sub> , M <sub>7</sub> , M <sub>8</sub> | 16.64 | 0.36  |

Tab. 1. Transistors aspect ratios for the VDTA.



Fig. 5. The DC transfer characteristic of the VDTA.

The proposed circuit in Fig. 3 is simulated with the following passive element values  $C_1 = 1.013 \text{ pF}$  and  $C_2 = 0.863 \text{ pF}$ , a total capacitance of  $C_{2T} = 1.013 \text{ pF}$  at Z terminal which results in quality factor of Q = 1 and 100 MHz center frequency. Fig. 6 illustrates the simulated results of LP, BP and HP of voltage-mode gain-frequency responses by selecting input voltage terminals.



Fig. 6. Gain-frequency responses of voltage-mode LP, BP and HP signals.

Baseband active filters should be low-pass networks for zero IF and band-pass networks for IF or superheterodyne applications. Fig. 7 shows the block diagram of a typical multi-step superheterodyne receiver with a digital back-end. As the figure shows, a sequence of filter operations is used to convert the desired signal from radio frequency (RF), typically in the VHF (30 MHz to 300 MHz) range, down to one or more intermediate frequencies (IFs) and finally down to baseband, where the signal is digitized by an ADC [23].



Fig. 7. A typical superheterodyne receiver.



Fig. 8. Double tuned amplifier's realization using the proposed circuit.

For the above typical superheterodyne receiver, a band-pass filter is realized with double tuned amplifiers [24]. Bandwidth  $B = \Delta \omega/2\pi$  of this band-pass filter is equal to the diameter of the pole circle. The transfer function of the example application illustrated in Fig. 8 is given by

$$\frac{V_{OUT}}{V_{IN}} = K_0 \frac{\frac{\omega_{p1}}{Q_{p1}}s}{s^2 + \frac{\omega_{p1}}{Q_{p1}}s + \omega_{p1}^2} \cdot \frac{\frac{\omega_{p2}}{Q_{p2}}s}{s^2 + \frac{\omega_{p2}}{Q_{p2}}s + \omega_{p2}^2}$$
(20)

where  $K_0$  is the gain factor,  $\omega_{p1}$ ,  $\omega_{p2}$ ,  $Q_{p1}$  and  $Q_{p2}$  are the pole frequencies and the quality factors of the proposed second order band-pass filter given by (7) – (8), respectively. The pole frequencies are determined to slightly different frequencies, which can be approximated by

$$f_{p1} = \frac{\omega_{p1}}{2\pi} = f_0 + \frac{B}{2}\sin(45^\circ), \qquad (21)$$

$$f_{p2} = \frac{\omega_{p2}}{2\pi} = f_0 - \frac{B}{2}\sin(45^\circ).$$
 (22)

To obtain a filter with a center frequency 100 MHz and bandwidth of 80 MHz, the pole frequencies and quality factors of the proposed circuits are chosen as  $f_{p1} = 71.716$  MHz,  $f_{p2} = 128.284$  MHz and  $Q_{p1} = Q_{p2} = 1$ , respectively. The transconductance and capacitance values providing these properties are determined as  $g_{m1,2,3,4} =$  $636.3 \mu A/V$  and  $C_1 = 0.789$  pF,  $C_2 = 0.639$  pF,  $C_3 =$ 1.412 pF,  $C_4 = 1.262$  pF. The frequency responses of the amplifier obtained from theory and from LTSPICE simulation are shown in Fig. 9. The center frequency and the bandwidth of the designed amplifier are determined with LTSPICE simulation as  $f_0 = 95.65$  MHz and B = 82.54 MHz respectively.

Dependence of the center frequency of the double tuned amplifier on biasing currents is given in Fig. 10 by changing the biasing currents  $I_{B1,2,3,4}$  between 5 and 360  $\mu$ A. Capacitors with the above values of their capacitances were used.



Fig. 9. Ideal and simulation frequency responses of the designed double tuned amplifier.



Fig. 10. Dependence of center frequency on biasing currents  $(I_{\rm Bs})$ .



Fig. 11. Time domain response of the circuit in Fig. 3 for 200 mV (p-p) 100 MHz sine wave for voltage-mode band-pass filter configuration.



Fig. 12. Dependence of output voltage harmonic distortion on input voltage amplitude of the double toned amplifier.

To test the input dynamic range of the double tuned amplifier, a sinusoidal input signal of  $f_0 = 100$  MHz is applied to the input of the band-pass filter and the output waveform is obtained by simulations. Fig. 11 shows that the input dynamic range of the filter response extends up to amplitude of 200 mV (peak to peak) without significant distortion. The THD results for the double tuned amplifier are given in Fig. 12, which clearly shows that for an input signal lower than 500 mV (p-p), the THD remains in acceptable limits i.e. 5 % thus confirming the practical utility of the proposed circuit.

## 5. Conclusion

new voltage differencing transconductance A amplifier, VDTA is presented. A new and simple CMOS realization of this element is given. In contrary to simple realization topology employing a few numbers of transistors the proposed circuit exhibits good performance. Due to these properties, frequency response of this topology for the VDTA is suitable for high frequency applications. Besides, since supply voltages are  $\pm 0.9$ V, the circuit is suitable for low voltage applications. An application example of a voltage-mode filter employing the proposed CMOS VDTA realization has been presented. In this application of VDTA, disadvantage caused by external resistors was avoided, since the proposed filter is constructed employing only a single active element, VDTA, and two capacitors, where the value of transconductances can be adjusted by biasing currents. Simulation results that are simulated using LTSPICE confirm the theoretical results.

#### Acknowledgments

This work was supported by Istanbul University Research Fund with the project code 11451. The authors would like to thank Istanbul University Research Fund for this financial support.

## References

- [1] SEDRA, A. S., SMITH, K. C. A second generation current conveyor and its application. *IEEE Transactions on Circuit Theory*,1970, vol. 17, no. 1, p. 132 134.
- [2] FABRE, A. Third generation current conveyor: A new helpful active element. *Electronics Letters*, 1995, vol. 31, no. 5, p. 338 – 339.
- [3] CHIU, W., LIU, S. I., TSAO, H. W., CHEN, J. J. CMOS differential difference current conveyors and their applications. *IEE Proceedings – Circuits, Devices and Systems*, 1996, vol. 143, no. 2, p. 91 – 96.
- [4] ELWAN, H. O., SOLIMAN, A. M. Novel CMOS differential voltage current conveyor and its applications. *IEE Proceedings – Circuits, Devices and Systems*, 1997, vol. 144, no. 3, p. 195 – 200.
- [5] KAEWDANG, K, KUMWACHARA, K., SURAKAM-PONTORN, W. Electronically tunable floating CMOS resistor

using OTA. In *IEEE International Symposium on Communications and Information Technology ISCIT 2005*. Beijing (China) 2005, p. 729 – 732.

- [6] ACAR, C., OZOGUZ, S. A new versatile building block: Current differencing buffered amplifier suitable for analog signalprocessing filters. *Microelectronics Journal*, 1999, vol. 30, no. 2, p. 157 – 160.
- [7] EL-ADAWY, A, SOLIMAN, A. M., ELWAN, H. O. A novel fully differential current conveyor and applications for analog VLSI. *IEEE Transactions on Circuits and Systems–II: Analog and Signal Digital Processing*, 2000, vol. 47, no. 4, p. 306 – 313.
- [8] ZEKI, A., TOKER, A. The dual-X current conveyor (DXCCII): a new active device for tunable continuous-time filters. *International Journal of Electronics*, 2002, vol. 89, no. 12, p. 913 – 923.
- [9] BIOLEK, D., CDTA Building block for current-mode analog signal processing. In *Proceedings of the ECCTD03*. Krakow (Poland), 2003, p. 397 – 400.
- [10] BIOLEK, D., GUBEK, T. New circuit elements for current-mode signal processing. *Elektrorevue*, 2004/28. [Online] Cited 2004-05-03. Available at: http://www.elektrorevue.cz.
- [11] PROKOP, R., MUSIL, V. New modern circuit block CCTA and some its applications. In *Proceedings of the 14<sup>th</sup> International Scientific and Applied Science Conference Electronics ET'2005*. Sozopol (Bulgaria), 2005, p. 93 – 98.
- [12] BIOLKOVA, V., KOLKA, Z., BIOLEK, D. Fully balanced voltage differencing buffered amplifier and its applications. In 52<sup>nd</sup> IEEE International Midwest Symposium on Circuits and Systems MWSCAS'09. Cancun (Mexico), 2009, p.45 – 48.
- [13] EHAB, A., SOBHY, I., SOLIMAN, A. M. Realizations of fully differential voltage second generation current conveyor with an application. *International Journal of Circuit Theory and App.*, 2000, vol. 38, p.441–452.
- [14] BIOLEK, D., SENANI, R., BIOLKOVÁ, V., KOLKA, Z. Active elements for analog signal processing: Classification, review, and new proposals. *Radioengineering*, 2008, vol. 17, no. 4, p.15 – 32.
- [15] KESKIN, A. Ü., BIOLEK, D., HANCIOGLU, E., BIOLKOVÁ, V. Current-mode KHN filter employing current differencing transconductance amplifiers. AEU - International Journal of Electronics and Communications, 2006, vol. 60, no. 6, p. 443 – 446.
- [16] KAÇAR, F., KUNTMAN, H. New improved CMOS realization of CDTA and its filter applications. *TJEECS: Turkish Journal of Electrical Engineering & Computer Sciences*, 2011, vol. 19, no. 4, p. 631 – 642.
- [17] KESKIN, A. U., BIOLEK, D. Current mode quadrature oscillator using current differencing transconductance amplifiers (CDTA). *IEE Proceedings – Circuits, Devices and Systems*, 2006, vol. 153, no. 3, p. 214 – 218.
- [18] BIOLEK, D., KESKIN, A. U., BIOLKOVA, V. Grounded capacitor current mode SRCO using single modified CDTA. *IET Circuits, Devices & Systems*, 2010, vol. 4, no. 6, p. 496 – 502, (doi:10.1049/iet-cds.2009.0330).
- [19] BIOLEK, D., HANCIOGLU, E., KESKIN, A. U. High-performance current differencing transconductance amplifier and its application in precision current-mode rectification, AEU -International Journal of Electronics and Communications, 2008, vol. 62, no. 2, p. 92 – 96.

- [20] UYGUR, A., KUNTMAN, H. Seventh-order elliptic video filter with 0.1 dB pass band ripple employing CMOS CDTAs. AEU: International Journal of Electronics and Communications, 2007, vol. 61, no. 5, p. 320 – 328.
- [21] ARBEL, A. F., GOLDMINZ, L. Output stage for current-mode feedback amplifiers, theory and applications. *Analog Integrated Circuits and Signal Processing*, 1992, vol.2, no. 3, p. 243 – 255.
- [22] ALTUN, M., KUNTMAN, H. Design of a fully differential current mode operational amplifier with improved input-output impedances and its filter applications. *AEU: International Journal of Electronics and Communications*, 2008, vol. 62, no. 3, p. 239 – 244.
- [23] STEYEART, M., ROERMUND, A., HUIJSING, J. Analog Circuit Design. Berlin: Springer, 2006.
- [24] OZCAN, S., KUNTMAN, H., CICEKOGLU, O. Realization of inductorless RF bandpass amplifiers using immittance simulators employing CCIIs. In *Proceedings of the 10<sup>th</sup> International Conference on Microelectronics ICM'98*. Monastir (Tunisia), 1998, p. 141 – 144.

#### About Authors ...

**Abdullah YEŞİL** was born in Istanbul, Turkey, in 1986. He is M.Sc. student. He received the B.Sc. degree from Istanbul University in Electrical and Electronic Engineering in 2009. His main research interests are active network synthesis and electronic circuits for computer-aided design.

**Firat KAÇAR** received his B.Sc., M.Sc. and Ph.D. degrees from Istanbul University, all in Electrical and Electronics Engineering in 1998, 2001 and 2005 respectively. He is currently an Assistant Professor at the Electrical and Electronics Engineering Department of Istanbul University. His current research interests include analog circuits, active filters, synthetic inductors, CMOS based circuits electronic device modeling and hot-carrier effect on MOS transistor. He is the author or co-author of about 50 papers published in scientific journals or conference proceedings.

Hakan KUNTMAN received his B.Sc., M.Sc. and Ph.D. degrees from Istanbul Technical University in 1974, 1977 and 1982, respectively. In 1974, he joined the Electronics and Communication Engineering Department of Istanbul Technical University. Since 1993, he is a professor of electronics in the same department. His research interests include design of electronic circuits, modeling of electron devices and electronic systems, active filters, design of analog IC topologies. Dr. Kuntman has authored many publications on modeling and simulation of electron devices and electronic circuits for computer-aided design, analog VLSI design and active circuit design. He is the author or the coauthor of 93 journal papers published or accepted for publishing in international journals, 149 conference papers presented or accepted for presentation in international conferences, 148 Turkish conference papers presented in national conferences and 10 books related to the above mentioned areas. Furthermore, he advised and completed the work of 9 Ph.D. students and 38 M.Sc. students. Currently, he acts as the advisor of 5 Ph.D. students. Dr. Kuntman is a member of the Chamber of Turkish Electrical Engineers (EMO).