# Effective DSP Methods of PSK Feedback Timing Synchronization

### Jiří ŠEBESTA, Miroslav KASAL

Dept. of Radio Electronics, Brno University of Technology, Purkyňova 118, 612 00 Brno, Czech Republic

sebestaj@feec.vutbr.cz, kasal@feec.vutbr.cz

Abstract. This paper deals with simplification and improvement of data timing synchronization algorithms. Timing error synchronizers are usually the most complicated subsystems in the demodulator, and limit the DSP technique used for the high-rate application. This article is focused on feedback timing estimators for PSK modulation schemes, and shows modifications of widely used algorithms, that are suitable for the DSP implementation, as well as reach better parameters of the detection process. The methods applied in the evaluation of a timing error detector, which is a crucial part of the synchronizer, are described in the last part.

## Keywords

Additive white Gaussian noise, delay lock loop, digital signal processing, early-late detector, ML criterion, Mueller-Mueller detector, normalized timing error variance, phase shift keying, timing synchronization, timing error detector, raised-cosine pulse shaping, zero-crossing detector.

# 1. Introduction

Structures of all feedback timing synchronizers result from a general closed loop, where the tracked parameter is the delay between optimum and actual symbol timings. The analytical description of such a closed loop corresponds to a phase lock loop (PLL) analysis, where the phase error is replaced by the time error or the delay. Consequently, the feedback timing synchronizer presents a delay lock loop (DLL) (Fig. 1).

Considering an I-Q demodulator, the timing estimation is more complicated than the phase estimation. The phase error determination is a simple procedure executed by the Phase Error Detector (PED). The phase can be easily extracted from the signal components (I and Q) for any sample:

$$\varphi = \arctan \frac{y_Q}{y_I}$$
 (1)

However, the delay (or symbol timing error) determi-

nation needs at least two consecutive samples. The system, which solves this operation, is called as Timing Error Detector (TED). Choice of a proper TED algorithm is a crucial point of timing synchronizer design. Above all, it depends on the modulation constellation, impulse shaping and the expected signal-to-noise ratio. The best results are reached by the application of maximum-likelihood (ML) criterion.



Fig. 1. Flow representation of the feedback timing synchronizer.

Mathematical operations for obtaining ML-based equations for TED are derived completely in literature [1]. There are three fundamental TED applicable for linear modulations. The first of them is the Zero-Crossing Detector (ZCD), where the error signal is defined by the following equation:

$$e_{T}(n) = (\hat{c}_{n-1} - \hat{c}_{n})y_{R}\left(nT_{s} - \frac{T_{s}}{2} + \hat{\tau}_{n-1}\right).$$
 (2)

The second algorithm is the well-known Early-Late Detector (ELD):

$$e_{T}(n) = \hat{c}_{n} \left[ y_{R} \left( nT_{s} + \frac{T_{s}}{2} + \hat{\tau}_{n} \right) - y_{R} \left( nT_{s} - \frac{T_{s}}{2} + \hat{\tau}_{n-1} \right) \right]. (3)$$

The last one is Mueller and Mueller Detector MMD [2], which is expressed by:

$$e_{T}(n) = \hat{c}_{n-1}y_{R}(nT_{s} + \hat{\tau}_{n}) - \hat{c}_{n}[y_{R}(n-1)T_{s} + \hat{\tau}_{n-1}]$$
(4)

where  $\hat{c}_n$  determines the current data estimation,  $\hat{c}_{n-1}$  is the previous data estimation,  $y_R$  are filtered input sample, and  $\hat{\tau}_n$  and  $\hat{\tau}_{n-1}$  are estimations for current and previous samples. Note that the MMD detector operates on  $T_{S}$ -spaced samples, as opposed to ZCD and ELD which need  $T_S/2$ - spacing.

# 2. TED Algorithms Adjustment for DSP Implementation

Formulae (2), (3), and (4) can be applied in the DSP system immediately, but often the utilization of multiplication does not allow a high-rate of symbol transmission to be achieved [3]. The following paragraphs detail the simplification of these algorithms for PSK modulation schemes.

#### 2.1 Modified Zero-Crossing Detector

The meaning of equation (2) is possible to be explicated as the computation of difference between inter-sample and arithmetic mean of previous and subsequent detected data. The inter-sample is defined as the level of signal sampled used exactly in the middle of the samples for data detection. In the I-Q plane we obtain two error values for the inphase component and the quadrature one. Overall error is then expressed as the sum of these components:

$$e_{T}(n) = e_{TI}(n) + e_{TQ}(n) =$$
  
=  $\widetilde{y}_{I(n-1/2)} - \frac{\hat{c}_{I(n-1)} + \hat{c}_{I(n)}}{2} + \widetilde{y}_{Q(n-1/2)} - \frac{\hat{c}_{Q(n-1)} + \hat{c}_{Q(n)}}{2}$ . (5)

Considerable simplification of digital architecture can be reached by the application of low-state modulation systems (e.g. BPSK or QPSK), because the number of possible couples of detected data is limited. The arithmetic means of all combinations of previous and subsequent detected data can be saved in the memory table (bank) of coefficients. The flow diagram of this modified zerocrossing detector (MZCD) is shown in Fig. 2.



Fig. 2. Flow chart of modified zero-crossing detector.

More-state PSK modulation schemes than the QPSK requires weighting functions, which respect signal symbol distances in the inphase and quadrature axes. In these cases the timing error detector needs a multiplier or we can take advantage of fractional symbol distance ratios and apply logical shifting operations [4].

#### 2.2 Modified Early-Late Detector

The ELD results from the symmetrical shape of the modulation pulse [5]. It performs the comparison of outrunning and delayed inter-samples. This algorithm is correct, if the previous and subsequent samples are identical, failing which an improper error determination arises. This phenomenon complicates the data detection with nonequal probabilities [6]. The insertion of a coincidence detector, which compares previous and subsequent samples, into standard ELD produces an important improvement for all types of PSK modulation schemes. The block diagram of the modified early-late detector (MELD), which is outlined in Fig. 3, indicates the operation principle. If I or Q components of previous and subsequent samples are the same, the computed timing error is enabled to the following processing. If I, respectively Q, components are unequal, the relevant timing error component is set to zero.



Fig. 3. Flow chart of modified early-late detector.

# 3. Comparison of Timing Error Detectors

The modifications in the previous chapters have been intended for obtaining more effective high-speed algorithms for digital signal processor implementation. On the other hand, some methods contribute to the improvement of detection characteristics. The variance of error quantity is the best quality index to achieving the minimal bit error ratio (BER) of the detector under test [1]. Nevertheless, the objective evaluation of detection capability requires precise definition of input signal parameters and includes: modulation scheme, characteristics of transmission channel, parameters of shaping filtration, range of normalized signal-to-noise ratio in the detector input etc., which depend on the desired application. In the following simulations, the BPSK signals with the raised-cosine pulse shaping and additive white Gaussian noise AWGN are studied, because this configuration is the most widespread in practice. All simulations have assumed an application of the first order digital delay loop with the normalized noise bandwidth  $B_{LN} = 0,01$ . The input signal is generated by the maximum length sequence MLS with polynomial function:

$$X(D) = 1 \oplus D^6 \oplus D^7 \quad . \tag{6}$$

The MLS warrants equal data probability, which is often solved by an appropriate source encoding.

Simulations are performed for the chosen values of roll-off factor  $\alpha$  and for the normalized signal-to-noise ratio in the range  $\gamma \in <0$ ; 30> dB. The absolute timing error is converted into normalized delay, and is expressed by:



Fig. 4. Variance of normalized delay vs. normalized signal-tonoise ratio and roll-off-factor for ZCD or MZCD.



Fig. 5. Variance of normalized delay vs. normalized signal-tonoise ratio and roll-off-factor for ELD.



Fig. 6. Variance of normalized delay vs. normalized signal-tonoise ratio and roll-off-factor for MELD.



Fig. 7. Variance of normalized delay vs. normalized signal-tonoise ratio and roll-off-factor for MMD

Results of simulations are summarized in Figs 4, 5, 6 and 7, and they can be generalized for any loop parameters and equal data probability. Influence of the roll-off-factor on the variance of normalized delay is considerable and depends on the applied type of error detector. ZCD and ELD show that the variance of delay is growing for the small roll-off-factor values contrary to MMD. This effect is obvious for high values of the normalized signal-to-noise ratio. The modification of zero-crossing detector has no impact on the error variance and their characteristics are identical. The modification of early-late detector mentioned above is effective at increasing the signal-to-noise ratio with  $\alpha$ - factor approaching one.

Simulations and their results can be useful in the selection of an optimal detector for the given application. The results from graphs 4, 5, 6 and 7 are summarized in Fig. 8, where they highlight the suitable areas (in  $\gamma$ - $\alpha$  plane) for practical applications of the described timing error detectors in BPSK demodulator.



Fig. 8. The highlighted regions for optimum selection of timing error detector type in BPSK demodulator.

### 4. Conclusion

The application of digital systems for high symbol rate requires simplification of standard algorithms. However, this simplification cannot be the cause of decreasing characteristics from the point of view of effective signal processing. Such an approach is the subject of this paper. Two modifications of time error detector for a PSK demodulator were shown. They allow the demodulator design for high-rate data processing and reach smaller variance of delay error than the classical methods for some types of modulation schemes.

The comparison of the standard and modified algorithms for timing error detector was completed. The evaluation quantity was the variance of the normalized delay, which corresponds well with the available bit error rate. The comparison focused on the BPSK modulation scheme, but this method can be applied to any other modulation scheme.

### Acknowledgements

The research work described in this paper has been financially supported by the Czech Grant Agency under grant No. 102/04/0557 "Development of the wireless communication resources" and by the grant project of the research programme of the Brno University of Technology MSM0021630513 "Electronic Communication Systems and New Generation Technology (ELKOM)".

# References

 MENGALI, U., D'ANDREA, A. N. Synchronization Techniques for Digital Receivers. 1<sup>st</sup> ed. Plenum Press, 1997.

- [2] MUELLER, K. H., MUELLER, M. Timing recovery in digital data receivers. *IEEE Transaction on Communication*, 1976, vol. 24, no. 5, p. 516 -531.
- [3] ŠEBESTA, J., ŠEBESTA, J. Universal DSP based system for communication with AMSAT experimental satellites. In *Proceedings* of the 4<sup>th</sup> WSEAS International Conference on Applied Informatics and Communications. Puerto de la Cruz (Spain/Tenerife), 2004, p. 162/1 - 162/4.
- [4] GARDNER, F. M. Demodulator reference recovery techniques suited for digital implementation. *ESA Final Report*, 1988, ESTEC Contract No. 6847/86/NL/DG.
- [5] D'ANDREA, A. N., MENGALI, U., MORELLI, M. Symbol timing estimation with CPM modulation. *IEEE Transactions on Communications*, 1996, vol. 44, no. 10, p. 1362 - 1371.
- [6] KORN, I., FONSEKA, J. P., XING, S. Optimal binary communication with nonequal probabilities. *IEEE Transactions on Communications*, 2003, vol. 51, no. 9, p. 1435 - 1438.
- [7] MORELANDE, M. R., ZOUBIR, A. M. Detection of phase modulated signals in additive noise. *IEEE Signal Processing Letters*, 2001, vol. 8, no. 7, p. 199 - 202.
- [8] FERTNER, A., SÖLVE, C. Symbol-rate timing recovery comprising the optimum signal-to-noise ratio in a digital subscriber loop. *IEEE Transactions on Communications*, 1997, vol. 45, no. 8, p. 925 - 927.

### About Authors...

**Jiří ŠEBESTA** was born in Brno in 1973. In 1997, he graduated in communication engineering from the Faculty of Electrical Engineering and Communication, BUT. In 2005, he obtained his PhD degree in radio engineering. At present, he is an Assistant at the Department of Radio Electronics. His research interests include signal processing, satellite communication and navigation technology.

Miroslav KASAL was born in Litomysl in 1947. He graduated in communication engineering from the Faculty of Electrical Engineering, Brno University of Technology, in 1970. In 1984, he obtained his PhD degree in metering engineering. He was the head of the NMR branch of the Institute of Scientific Instruments, Academy of Sciences of the Czech Republic (1991-2002). Since 1998 he has been with the Department of Radio Electronics, FEEC, BUT, as associate professor. Dr. Kasal is a member of the IEEE Aerospace and System Society. His professional interests are microwave techniques, satellite communication, signal processing and scientific instruments. He has authored or coauthored a number of papers in scientific journals and conference proceedings. In 2004, he received the Award of the Rector of the Brno University of Technology and the SIEMENS prize for research.