# **FGMOS Based Voltage-Controlled Grounded Resistor**

Rishikesh PANDEY<sup>1</sup>, Maneesha GUPTA<sup>2</sup>

<sup>1</sup>Dept. of Electronics and Communication Engineering, Thapar University, Patiala, Punjab-147004, India <sup>2</sup>Dept. of Electronics and Communication Engineering, Netaji Subhas Institute of Technology, New Delhi-110078, India

riship23@gmail.com, maneeshapub@gmail.com

**Abstract.** This paper proposes a new floating gate MOS-FET (FGMOS) based voltage-controlled grounded resistor. In the proposed circuit FGMOS operating in the ohmic region is linearized by another conventional MOSFET operating in the saturation region. The major advantages of FGMOS based voltage-controlled grounded resistor (FGVCGR) are simplicity, low total harmonic distortion (THD), and low power consumption. A simple application of this FGVCGR as a tunable high-pass filter is also suggested. The proposed circuits operate at the supply voltages of  $\pm 0.75$  V. The circuits are designed and simulated using SPICE in 0.25- $\mu$ m CMOS technology. The simulation results of FGVCGR demonstrate a THD of 0.28% for the input signal 0.32 V<sub>pp</sub> at 45 kHz, and a maximum power consumption of 254  $\mu$ W.

#### **Keywords**

Floating gate MOSFETs, low-voltage, voltagecontrolled grounded resistor, SPICE.

#### 1. Introduction

Lowering power supply voltage is the most efficient method to reduce power dissipation and raise system reliability. Some of the low voltage techniques used to reduce supply voltages are level shifters, self-cascode MOSFETs, sub-threshold MOSFETs, bulk-driven MOSFETs, and floating gate MOSFETs (FGMOS) [1], [2]. Out of these FGMOS presents a unique advantage of programmability of threshold voltage, which can be lowered from its conventional value, thus makes it suitable for low voltage applications [3], [4]. FGMOS is compatible with standard double-poly CMOS process technology and has been used to develop digital-to-analog (D/A) and analog-to-digital (A/D) converters [5], resistors [6]-[9], electronic programming [10], neural networks [11], and operational transconductance amplifier [12], etc. Motivated by the unique characteristics of the FGMOS, a FGVCGR is presented in this paper.

The voltage-controlled resistors find applications in the area of analog signal processing such as filters [13-15], oscillators [16], [17], and amplifiers [18], etc. The paper presents FGVCGR and its simple application as tunable high-pass filter operating at supply voltage of  $\pm 0.75$  V. The operations of the proposed circuits have been simulated using SPICE in 0.25-µm CMOS technology.

## 2. Operation of FGMOS

A cross section of a typical *n*-channel, *N*-input FGMOS is shown in Fig. 1. The FGMOS differs from a conventional MOSFET in that it has one more gate called the floating gate, which is completely isolated within the oxide.



Fig. 1. Structure of an N-input FGMOS.

The voltage on the floating gate  $V_{FG}$  of Fig. 1 is expressed as [19]:

$$V_{FG} = \frac{\sum_{i=1}^{N} C_{i}V_{i} + C_{fd}V_{DS} + C_{fs}V_{SS} + C_{fb}V_{BS} + Q_{FG}}{C_{T}}$$
(1)

and the total capacitance  $C_{\rm T}$  of the floating-gate is

$$C_T = \sum_{i=1}^{N} C_i + C_{fd} + C_{fs} + C_{fb}$$
(2)

where  $C_1, C_2, C_3, \ldots, C_N$  are the input capacitances between control gate and floating gate,  $\sum_{i=1}^{N} C_i$  is the sum of

*N*-input capacitances,  $C_{fd}$  is the overlap capacitance between floating-gate and drain,  $C_{fs}$  is the overlap capacitance between floating-gate and source,  $C_{fb}$  is the parasitic capacitance between floating gate and substrate,  $V_i$  is the input voltage at the *i*<sup>th</sup> input gate,  $V_{DS}$  is the drainto-source voltage,  $V_{SS}$  is the source voltage,  $V_{BS}$  is the substrate-to-source voltage,  $C_T$  is the total capacitance of the floating-gate and  $Q_{FG}$  is the residual charge which can be neglected during the fabrication process using the method suggested in [20]. Therefore equation (1) reduces to:

$$V_{FG} = \frac{\sum_{i=1}^{N} C_i V_i + C_{fd} V_{DS} + C_{fS} V_{SS} + C_{fb} V_{BS}}{C_T}.$$
 (3)

If  $\sum_{i=1}^{N} C_i \gg C_{fd}$ ,  $C_{fs}$ ,  $C_{fb}$ , then equations (2) and (3) are modified as  $C_T = \sum_{i=1}^{N} C_i$ , and  $V_{FG} = \sum_{i=1}^{N} C_i V_i / C_T$ .

The drain current equations for the *n*-channel FGMOS have been obtained by modifying the conventional *n*-channel MOSFET equations. The drain currents  $I^{o}_{DS}$  and  $I^{S}_{DS}$  in the ohmic and saturation region respectively, are:

$$I_{DS}^{o} = K_{n} \left\{ \left[ \left( \frac{\sum_{i=1}^{N} C_{i} V_{i}}{C_{T}} \right) - V_{SS} - V_{T} \right] V_{DS} - \frac{1}{2} V_{DS}^{2} \right\}, \quad (4)$$
$$I_{DS}^{S} = \frac{K_{n}}{2} \left\{ \left( \frac{\sum_{i=1}^{N} C_{i} V_{i}}{C_{T}} \right) - V_{SS} - V_{T} \right\}^{2} \quad (5)$$

where  $K_n = \mu_n C_{ox}(W/L)$  is the transconductance parameter,  $\mu_n$  is the electron mobility,  $C_{ox}$  is the gate-oxide capacitance per unit area, (W/L) is the aspect ratio of the transistor, and  $V_T$  is the threshold voltage of FGMOS. The symbol and equivalent circuit model for an *N*-input FGMOS are shown in Figs. 2(a) and (b) respectively, where  $V_i$  (for i = 1, 2, ..., N) are the control inputs and D, S and B are the drain, source and substrate, respectively.

# 3. Proposed Voltage-Controlled Grounded Resistor



Fig. 2. FGMOS: (a) Symbol. (b) Equivalent circuit model.



Fig. 3. Voltage- controlled grounded resistor.

In Fig. 3 the transistors  $M_1$  and  $M_2$  are connected in parallel where  $M_1$  and  $M_2$  are operating in the ohmic and saturation region respectively. Using (4), we can express the drain currents  $I_1$  as:

$$I_{1} = K_{n1} \left\{ \left[ k_{11} \left( V_{b} - V_{SS} \right) + k_{12} \left( V_{C} - V_{SS} \right) - V_{Tn1} \right] V_{IN} - \frac{V_{IN}^{2}}{2} \right\} .(6)$$

The drain current  $I_2$  is given as:

$$I_2 = \frac{K_{n2}}{2} \left( V_{IN} - V_{SS} - V_{Tn2} \right)^2 \tag{7}$$

where  $V_{IN}$  in the input voltage,  $K_{n1}$  and  $K_{n2}$  are the transconductance parameters,  $V_{Tn1}$  and  $V_{Tn2}$  are the threshold voltages of the transistors M<sub>1</sub> and M<sub>2</sub> and  $k_{11} = C_1/C_T$ ,  $k_{12} = C_2/C_T$  are the capacitive coupling ratios of the transistor M<sub>1</sub>. From Fig. 3, it can be seen that the input current of the circuit is the sum of both drain currents  $I_1$  and  $I_2$ , i.e.

$$I_{IN} = I_1 + I_2. (8)$$

By choosing  $K_{n1} = K_{n2}$  in (8), the squared terms of input voltage  $V_{IN}$  is cancelled out, (since  $k_{11} + k_{12} = 1$ ) and we get:

$$I_{IN} = K_{n1}V_{IN} [(k_{11}V_b + k_{12}V_C - V_{Tn1}) - (V_{SS} + V_{Tn2})] + I_{offset} (9)$$

where  $I_{offset} = (V_{SS} + V_{Tn2})^2$ . From (9), it is observed that a linear relationship can be obtained if  $I_{offset}$  is eliminated from the equation. Fig. 4 shows the proposed FGVCGR in which the offset component is eliminated by adding another transistor M<sub>3</sub> (perfectly matched with M<sub>2</sub> i.e.  $K_{n2} = K_{n3}$ ,  $V_{Tn2} = V_{Tn3}$ ) and a simple current mirror formed by the transistors M<sub>4</sub> and M<sub>5</sub> to the circuit shown in Fig.3.

Hence, the simulated resistance from (9) is

$$R_{equ} = V_{IN} / I_{IN} = \left\{ K_{nl} \left[ \left( k_{11} V_b + k_{12} V_C - V_{Tn1} \right) - \left( V_{SS} + V_{Tn2} \right) \right] \right\}^{-1}$$
(10)

From (10), it can be seen that the proposed circuit behaves as voltage-controlled grounded resistor and the value of the equivalent resistance  $R_{equ}$  is tuned by control voltage  $V_C$ . The input voltage range for the transistor M<sub>1</sub> to

operate in the ohmic region may be derived as  $0 \le V_{IN} < (k_{11}V_b + k_{12}V_c - V_{Tn1}).$ 



Fig. 4. Proposed voltage-controlled grounded resistor (FGVCGR).

# 4. Proposed Tunable High-Pass Filter

The proposed FGVCGR can be used in communication systems and analog signal processing applications. However in this paper we have used it for the realization of tunable high-pass filter shown in Fig. 5.



Fig. 5. Proposed tunable high-pass filter.

## 5. Simulation Results

All the proposed circuits have been simulated using SPICE in 0.25- $\mu$ m CMOS technology. The SPICE model parameters and the aspect ratios are listed in Tab. 1 and 2 respectively. Fig. 6 shows the current/voltage characteristics of the proposed FGVCGR for  $V_C = 0.75$  V while  $V_{IN}$  varies from 0 V to 0.32 V. Tab. 3 shows the equivalent resistance for various values of control voltage  $V_C$ . The simulation results are consistent with the theoretical results calculated by (10). The calculated error was found to be less than  $\pm 2\%$ . The distortion analysis of the proposed FGVCGR has been performed and the total harmonic distortion (THD) was found to be 0.28% (for the input signal 0.32 V<sub>pp</sub> at 45 kHz). Tab. 4 shows a comparison of the various parameters of the FGVCGR proposed in this paper

with those of the voltage-controlled grounded resistor reported in [13] and [15]. The total power dissipation of the proposed FGVCGR is 0.254 mW. Fig. 7 shows the frequency response of the proposed tunable high-pass filter.



**Tab. 1.** SPICE Model parameters of 0.25-µm CMOS technology.

| M1      | $M_2$ and $M_3$ | $M_4$ and $M_5$ |
|---------|-----------------|-----------------|
| 8Δ: 2 Δ | 8Δ: 2 Δ         | 40Δ: 2 Δ        |

Tab.2. W/L ratio of the transistors used in FGVCGR ( $\Delta = 0.25 \ \mu m$ ).

| V <sub>C</sub><br>(Volts) | R <sub>equ</sub> (KΩ)<br>Simulation<br>results | R <sub>equ</sub> (KΩ)<br>Theoretical<br>results | %<br>Error<br>(±) |
|---------------------------|------------------------------------------------|-------------------------------------------------|-------------------|
| 0.10                      | 4.020                                          | 4.077                                           | -1.39             |
| 0.20                      | 3.507                                          | 3.537                                           | -0.84             |
| 0.30                      | 3.173                                          | 3.122                                           | 1.63              |
| 0.40                      | 2.835                                          | 2.795                                           | 1.43              |
| 0.50                      | 2.548                                          | 2.530                                           | 0.71              |
| 0.60                      | 2.318                                          | 2.310                                           | 0.35              |
| 0.70                      | 2.127                                          | 2.126                                           | 0.05              |
| 0.75                      | 2.045                                          | 2.044                                           | 0.04              |

**Tab. 3.** Equivalent resistance for different values of  $V_C$ .

| Proposed voltage-<br>controlled<br>grounded resistor        | Voltage-<br>controlled<br>grounded resistor<br>suggested in [13] | Voltage-controlled<br>grounded resistor<br>suggested in [15]                                               |
|-------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| Supply Voltages<br>$V_{DD}=V_{SS}=0.75V$                    | Supply Voltages<br>$V_{DD}=V_{SS}=5V$                            | Supply Voltages $V_{DD}=V_{SS}=5V$                                                                         |
| Power Dissipation<br>= 0.254mW                              |                                                                  |                                                                                                            |
| Calculated error is less than 2 %                           | Error is 0.6%                                                    |                                                                                                            |
| THD is 0.28% for<br>input signals<br>of 0.32V <sub>PP</sub> |                                                                  | THD is 0.4% for input<br>signals<br>of 1V <sub>PP</sub> and 1% for<br>input<br>signals of 4V <sub>PP</sub> |

Tab. 4. Comparison between different circuits.

### 6. Conclusions

A simple voltage-controlled grounded resistor (FGVCGR) is proposed that incorporates an effective cancellation of the nonlinearity of the  $I_{DS}$ - $V_{DS}$  characteristics of the FGMOS. This FGVCGR has wide input range, low power dissipation and fairly low THD. A simple application as tunable high-pass filter is also presented. The simulation results validate the effectiveness of the proposed circuits and these circuits are expected to be useful in low voltage analog circuits.

## References

- YAN, S., SANCHEZ-SINENCIO, E. Low voltage analog circuit design techniques: A tutorial. *IEICE Trans. Analog Integrated Circuits and Systems*, 2000, vol. E00–A, no. 2, p. 1-17.
- [2] SANCHEZ-SINENCIO, E., ANDREOU, A. G. Low Voltage/Low Power Integrated Circuits and Systems. New York: IEEE Press, 1999.
- [3] RAMIREZ-ANGULO, J., CHOI, S. C., ALTAMIRANO, G. G. Low voltage circuits building blocks using multiple input floating gate transistors. *IEEE Trans. Circuits Syst. –I*, 1995, vol. 42, no. 11, p. 971-974.

- [4] SHARMA, S., RAJPUT, S. S., MANGOTRA, L. K., JAMUAR, S. S. FGMOS based wide range low voltage current mirror and its applications. In *Proceedings of the APCCAS-2002/ IEEE*. 2000, vol. 2, p. 331-334.
- [5] LIMING, Y., EMBADI, S. H. K., SANCHEZ-SINENCIO, E. A floating gate MOSFET D/A converter. In *Proceedings of IEEE Int. Symp. Circuits Systems*, Hong Kong, 1997, p. 409-412.
- [6] PANDEY, R., GUPTA, M. A new FMOS voltage-controlled resistor. In *Proceedings of IEEE International Conference on Intelligent and Advanced Systems*. Malaysia, 2007, p. 1392-1395.
- [7] POPA, C. Programmable CMOS active resistor using computational circuits. In *Proceedings of International Semiconductor Conference - CAS 2008/IEEE*, 2008, vol. 2, p. 389-392.
- [8] PANDEY, R., GUPTA, M. A novel voltage-controlled grounded resistor using FGMOS technique. In *Proceedings of IEEE International Conference on Multimedia, Signal Processing and Communication Technologies*, 2009, p. 16-19.
- [9] GUPTA, M., PANDEY, R. FGMOS based low-voltage tunable floating resistor. *Journal of Active and Passive Electronic Devices*, to be published.
- [10] BERG, Y., LANDE, T. S. Programmable floating gate MOS logic for low-power operation. In *Proceedings of IEEE Int. Symp. Circuits Systems-ISCAS-97*, Hong Kong, 1997, p. 1792-1795.
- [11] LEE, B. W., SHEU, B. J., YANG, H. Analog floating gatesynapses for general purpose VLSI neural computation. *IEEE Trans. Circuits Syst.*, 1991, vol. 38, p. 654-657.
- [12] RAMIREZ-ANGULO, J., CHOI, S. C., ALTAMIRANO, G. G. Low voltage circuits building blocks using multiple input floating gate transistors. *IEEE Trans. Circuits Syst. -I*, 1995, vol. 42, no. 11, p. 971-974.
- [13] WANG, Z. Novel voltage-controlled grounded resistor. *Electronics Letters*, 1990, vol. 26, no. 20, p. 1711-1712.
- [14] HAN, S., PARK, S. B. Voltage-controlled linear resistor by two MOS transistors and its application to active RC filter MOS integration. In *Proceedings of IEEE*, 1984, vol. 72, p. 1655-1657.
- [15] WILSON, G., CHAN, P. K. Novel voltage-controlled grounded resistor. *Electronics Letters*, 1989, vol. 25, no. 25, p.1725-1726.
- [16] SENANI, R. Analysis, synthesis and design of new types of RCactive sinusoidal oscillators: Part I. *Frequenz: Journal of Telecommunications*, 1988, vol. 42, no. 8, p. 223-228.
- [17] SENANI, R. Analysis, synthesis and design of new types of RCactive sinusoidal oscillators: Part II. *Frequenz: Journal of Telecommunications*, 1988, vol. 42, no. 9, p. 251-256.
- [18] BABANEZHAD, J. N., TEMES, G. C. A linear NMOS depletion resistor and its application in an integrated amplifier. *IEEE Journal* of Solid-State Circuits, 1984, vol. SC-19, no. 6, p.932-938.
- [19] INOUE, T., NAKANE, H., FUKUJU, Y., SANCHEZ-SINENCIO, E. A Design of a low-voltage current-mode fully-differential analog CMOS integrator using FG-MOSFETs and its implementation. *Analog Integrated Circuits and Signal Processing*, 2002, vol. 32, p. 249–256.
- [20] RODRIGUEZ-VILLEGAS, E., BARNES, H. Solution to trapped charge in FGMOS transistors. *Electronics Letters*, 2003, vol. 39, no. 19, p. 1416 – 1417.

# About Authors ...

**Rishikesh PANDEY** (1977) received his M.Sc. (Electronics) degree at D.D.U. Gorakhpur University,

Gorakhpur in 2000 and M. Tech. (Electronics Design & Technology) at U.P. Technical University in 2003. He was Lecturer in Electronics & Communication Engineering Department at B.I.T. Muzaffarnagar from 2003 to 2004, and College of Engineering & Technology, Moradabad from 2004 to 2007. From 2007 to June 2009, he was working as Assistant Professor at College of Engineering & Technology, Moradabad and was on leave from August 2006 to June 2009 for pursuing Ph. D. at Netaji Subhas Institute of Technology, New Delhi. Presently he is working as Assistant Professor at Thapar University, Patiala. His teaching and research interests are in the areas of Analog & Digital Signal Processing, VLSI design, Analog & Digital Integrated Circuits, and Microprocessors.

**Maneesha GUPTA** (1960) received her B.E. (Electronics & Communication Engineering) degree in 1981, M.E. (Electronics & Communication Engineering) degree in 1983, both at Government Engineering College, Jabalpur, and Ph.D. (Electronics Engg. - Analysis, Synthesis & Applications of Switched Capacitor Circuits) at Indian Institute of Technology, Delhi in 1990. She is currently working as Assistant Professor in Electronics & Communication Engineering (ECE) Department of Netaji Subhas Institute of Technology, New Delhi. Her teaching and research interests are Switched Capacitors Circuits and Analog Signal processing. She has co-authored over 20 research papers in the above areas in various international/national journals and conferences.